The Deskew PLL is designed to eliminate the skew between the output of a clock distribution tree and a clock reference. The PLL can also multiply the clock reference by an integer between 1 and 4. It provides three 50% duty cycle skew aligned outputs that are divided down from the internal VCO frequency by 1, 2, and 4.

DESKEW PLL SPECIFICATION SHEET
PART: TCI-UL65LP-DSHPLL
Version: 1.5

 

Reference frequency range

60MHz – 1.2GHz

Total output frequency range

240MHz – 1.2GHz

/1 output frequency range

240MHz – 1.2GHz

Reference divider values

1

Feedback divider values

1–4

Divided outputs provided

/1, /2, /4

/1 output multiples of reference

1–4

Feedback signal delay (max)

Output duty cycle (nom, tol)

50%, +/–5% (/1), +/–2% (/N)

/1, /2, /4 rising phase error (max)

Static phase error (max)

Period jitter (P-P) (max)

Input-to-output jitter (P-P) (max)


Power dissipation (nom)

Reset pulse width (min)

1us

Reset /1 output frequency range

120MHz – 600MHz

Lock time (min allowed)

/1 freq. overshoot (full-~/half-~) (max)

Area (including isolation) (max)


Number of PLL supply pkg. pins

1 VDDA, 1 VSSA (preferred)

Low freq. supply noise est. (P-P) (max)

10% VDDA

Low freq. sub. noise est. (P-P) (max)

10% VDDA

Ref. input jitter (long-term, P-P) (max)

Reference/Feedback H/L pulse width (min)


Process technology

UMC L65LP 65nm

Supply voltage (VDD, VDDA) (nom, tol)

1.2V, +/–10%

Junction temperature (nom, min, max)

70C, –40C, 125C

Copyright © 2002-2024 True Circuits, Inc. All Rights Reserved