| MULTI PHASE DLL 
                  SPECIFICATION SHEETPART: TCI-C13N-MPLDLL
 Version: 1.5
 | 
								
            |  |   | 
								
									|  |  | 
								
									|  | 
								
									| Reference frequency range | 60MHz  300MHz | 
								
									| Output phase delay equation | D(i) = i/·Tref | 
								
									| Number of output phases | 16 | 
								
									| Output phase separation | 6.25% output cycle | 
								
									| Output phase accuracy | +/2.5% output cycle @ 300MHz | 
								
									| Output duty cycle (nom, tol) | 50%, +/2.5% | 
								
									| Input-to-output jitter (P-P) (max) | 
 | 
								| 
 | 
								
									| Power dissipation (nom) | 
 | 
								
									| Reset pulse width (min) | 1us | 
								
									| Lock time (min allowed) | 
 | 
								
									| Area (max) | 
 | 
								| 
 | 
								
									| Added core supply package pins | 1 VDD and 1 VSS | 
								
									| Low freq. supply noise est. (P-P) (max) | 10% VDD | 
								
									| Low freq. sub. noise est. (P-P) (max) | 10% VDD | 
								
									| Ref. input jitter (period, P-P) (max) | 
 | 
								
									| Reference input duty-cycle range | 
 | 
								
									| Reference input 10%-90% edge time (max) | 150ps | 
								
									| Slave output loading (max) | 200fF | 
								| 
 | 
								
									| Process technology | GF L013N 130nm | 
								
									| Supply voltage (nom, tol) | 1.2V, +/10% | 
								
									| Junction temperature (nom, min, max) | 70C, 40C, 125C | 
								
									|  |