"The increasing demand for performance-intensive handheld devices and rising time-to-market pressures heightens the need for design turnkey providers to endow ASIC customers with more predictable and robust SoC solutions. With True Circuits' PLL and DLL at TSMC 55nm, we were able to achieve low jitter for DDR 800Mbps and enter into mass production with very stable yield."

Yao Lee
Strategic Marketing Manager
Alchip Technologies



When calculating the timing budgets, one may need to consider the worst-case static phase offset, duty cycle error, cycle-to-cycle jitter, and possibly tracking jitter from the PLL, the worst-case skew and jitter from the clock distribution, and the worst-case setup, hold, and clock-to-output times for the clocked elements.


26 Jan 23 TSMC NA Technology Symposium
Santa Clara, California

21 Jun 23 TSMC China Technology Symposium
Shanghai, China

10-12 Jul 23 Design Automation Conference
San Francisco, California

27 Sep 23 TSMC NA OIP Ecosystem Forum
Santa Clara, California

Copyright © 2002-2024 True Circuits, Inc. All Rights Reserved